Full metadata record
DC FieldValueLanguage
dc.contributor.authorZhu, SYen_US
dc.contributor.authorYu, HYen_US
dc.contributor.authorChen, JDen_US
dc.contributor.authorWhang, SJen_US
dc.contributor.authorChen, JHen_US
dc.contributor.authorShen, Cen_US
dc.contributor.authorZhu, CXen_US
dc.contributor.authorLee, SJen_US
dc.contributor.authorLi, MFen_US
dc.contributor.authorChan, DSHen_US
dc.contributor.authorYoo, WJen_US
dc.contributor.authorDu, AYen_US
dc.contributor.authorTung, CHen_US
dc.contributor.authorSingh, Jen_US
dc.contributor.authorChin, Aen_US
dc.contributor.authorKwong, DLen_US
dc.date.accessioned2014-12-08T15:38:27Z-
dc.date.available2014-12-08T15:38:27Z-
dc.date.issued2004-10-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.sse.2004.05.045en_US
dc.identifier.urihttp://hdl.handle.net/11536/26327-
dc.description.abstractBoth P- and N-channel MOSFET's with Schottky barrier silicide source/drain (S/D), high-K gate dielectric and metal gate were successfully fabricated using a simplified low temperature process. The highest temperature after the high-K dielectric formation is 420degreesC. PMOSFETs with PtSi S/D show excellent electrical performance of an I-on/I-off similar to 10(7)-10(8) and a subthreshold slope of 66 mV/dec, similar to those formed by a normal process with an optimized sidewall spacer. NMOSFETs with DySi2-x S/D have similar to3 orders of magnitude larger I-off than that of PMOSFETs and show two slopes in the subthreshold region, resulting in the I-on/I-off similar to 10(5) at low drain voltage. It can be attributed to the relatively higher barrier height (Phi(n)) of DySi2-x/n-Si than that of PtSi/p-Si (Phi(p)) and the rougher DySi2-x film. Adding a thin intermediate Ge layer (similar to1nm) between Dy and Si can improve the film morphology significantly. As a result, the improved performance of N-MOSFET is observed. (C) 2004 Published by Elsevier Ltd.en_US
dc.language.isoen_USen_US
dc.titleLow temperature MOSFET technology with Schottky barrier source/drain, high-K gate dielectric and metal gate electrodeen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1016/j.sse.2004.05.045en_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume48en_US
dc.citation.issue10-11en_US
dc.citation.spage1987en_US
dc.citation.epage1992en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000223809700053-
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000223809700053.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.