Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Zhu, SY | en_US |
dc.contributor.author | Yu, HY | en_US |
dc.contributor.author | Chen, JD | en_US |
dc.contributor.author | Whang, SJ | en_US |
dc.contributor.author | Chen, JH | en_US |
dc.contributor.author | Shen, C | en_US |
dc.contributor.author | Zhu, CX | en_US |
dc.contributor.author | Lee, SJ | en_US |
dc.contributor.author | Li, MF | en_US |
dc.contributor.author | Chan, DSH | en_US |
dc.contributor.author | Yoo, WJ | en_US |
dc.contributor.author | Du, AY | en_US |
dc.contributor.author | Tung, CH | en_US |
dc.contributor.author | Singh, J | en_US |
dc.contributor.author | Chin, A | en_US |
dc.contributor.author | Kwong, DL | en_US |
dc.date.accessioned | 2014-12-08T15:38:27Z | - |
dc.date.available | 2014-12-08T15:38:27Z | - |
dc.date.issued | 2004-10-01 | en_US |
dc.identifier.issn | 0038-1101 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.sse.2004.05.045 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/26327 | - |
dc.description.abstract | Both P- and N-channel MOSFET's with Schottky barrier silicide source/drain (S/D), high-K gate dielectric and metal gate were successfully fabricated using a simplified low temperature process. The highest temperature after the high-K dielectric formation is 420degreesC. PMOSFETs with PtSi S/D show excellent electrical performance of an I-on/I-off similar to 10(7)-10(8) and a subthreshold slope of 66 mV/dec, similar to those formed by a normal process with an optimized sidewall spacer. NMOSFETs with DySi2-x S/D have similar to3 orders of magnitude larger I-off than that of PMOSFETs and show two slopes in the subthreshold region, resulting in the I-on/I-off similar to 10(5) at low drain voltage. It can be attributed to the relatively higher barrier height (Phi(n)) of DySi2-x/n-Si than that of PtSi/p-Si (Phi(p)) and the rougher DySi2-x film. Adding a thin intermediate Ge layer (similar to1nm) between Dy and Si can improve the film morphology significantly. As a result, the improved performance of N-MOSFET is observed. (C) 2004 Published by Elsevier Ltd. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Low temperature MOSFET technology with Schottky barrier source/drain, high-K gate dielectric and metal gate electrode | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1016/j.sse.2004.05.045 | en_US |
dc.identifier.journal | SOLID-STATE ELECTRONICS | en_US |
dc.citation.volume | 48 | en_US |
dc.citation.issue | 10-11 | en_US |
dc.citation.spage | 1987 | en_US |
dc.citation.epage | 1992 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000223809700053 | - |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.