完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorJiang, HCen_US
dc.contributor.authorChang, CYen_US
dc.date.accessioned2014-12-08T15:43:10Z-
dc.date.available2014-12-08T15:43:10Z-
dc.date.issued2001-12-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.974736en_US
dc.identifier.urihttp://hdl.handle.net/11536/29226-
dc.description.abstractA new structure design of bond pad is proposed to reduce its parasitic capacitance in general CMOS processes without extra process modification. The proposed bond pad is constructed by connecting multilayer metals and inserting additional diffusion layers into the substrate below the metal layers. The metal layers except top metal layer are designed with special patterns, which have smaller area than that in the traditional bond pad. Both the additional diffusion layers and patterned metal layers are used to reduce the parasitic capacitance of bond pad. An experimental test chip has been designed and fabricated to investigate the reduction of parasitic capacitance of the bond pad. The bonding reliability tests on the fabricated bond pad, including the ball-shear and wire-pull tests, are also used to verify the bonding adhesion. The experimental results show that the proposed low-capacitance bond pad has a capacitance less than 50% of that in the traditional bond pad. The new proposed bond pads can also keep the same good bonding reliability as that of a traditional bond pad.en_US
dc.language.isoen_USen_US
dc.subjectbond paden_US
dc.subjecthigh-speed I/Oen_US
dc.subjectlow capacitance paden_US
dc.subjectparasitic capacitanceen_US
dc.titleDesign on the low-capacitance bond pad for high-frequency I/O circuits in CMOS technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.974736en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume48en_US
dc.citation.issue12en_US
dc.citation.spage2953en_US
dc.citation.epage2956en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000173259700045-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000173259700045.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。