標題: Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits
作者: Liang, HC
Lee, CL
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: partial scan;partial reset;reachable states;test generation;design for testability
公開日期: 1-九月-2000
摘要: In this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.
URI: http://hdl.handle.net/11536/30315
ISSN: 1016-2364
期刊: JOURNAL OF INFORMATION SCIENCE AND ENGINEERING
Volume: 16
Issue: 5
起始頁: 687
結束頁: 702
顯示於類別:期刊論文


文件中的檔案:

  1. 000089367400003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。