完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiang, HCen_US
dc.contributor.authorLee, CLen_US
dc.date.accessioned2014-12-08T15:44:54Z-
dc.date.available2014-12-08T15:44:54Z-
dc.date.issued2000-09-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/30315-
dc.description.abstractIn this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.en_US
dc.language.isoen_USen_US
dc.subjectpartial scanen_US
dc.subjectpartial reseten_US
dc.subjectreachable statesen_US
dc.subjecttest generationen_US
dc.subjectdesign for testabilityen_US
dc.titleFlip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuitsen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume16en_US
dc.citation.issue5en_US
dc.citation.spage687en_US
dc.citation.epage702en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000089367400003-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000089367400003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。