完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, TYen_US
dc.contributor.authorShieh, BJen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:46:22Z-
dc.date.available2014-12-08T15:46:22Z-
dc.date.issued1999-08-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/4.777104en_US
dc.identifier.urihttp://hdl.handle.net/11536/31194-
dc.description.abstractA new algorithm for all-digital phase-locked loops (ADPLL) with fast acquisition and large pulling range is presented in this paper. Based on the proposed algorithm, portable cell-based implementations for clock recovery with functions of a frequency synthesizer and on-chip clock generator are completed by standard cell, These modules have been designed and verified on a 0.6-mu m CMOS process. Test results are summarized as follows: 1) the proposed ADPLL can satisfy full locked bandwidth and fast acquisition within one data transition; 2) the on-chip clack generator can generate any target clock rate f(clock); and 3) the function of nonreturn-to-zero clock recovery has a maximum f(clock)/4 recovering capability vith a locking range of (tau(input) + tau(input)/2), where tau(input) is the input period.en_US
dc.language.isoen_USen_US
dc.subjectall-digital phase-locked loop (ADPLL)en_US
dc.subjectclock recoveryen_US
dc.subjectfrequency synthesizeren_US
dc.subjectphase-locked loopen_US
dc.titleAn all-digital phase-locked loop (ADPLL)-based clock recovery circuiten_US
dc.typeArticleen_US
dc.identifier.doi10.1109/4.777104en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume34en_US
dc.citation.issue8en_US
dc.citation.spage1063en_US
dc.citation.epage1073en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000081755500005-
dc.citation.woscount26-
顯示於類別:期刊論文


文件中的檔案:

  1. 000081755500005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。