標題: Power-State-Aware Buffered Tree Construction
作者: Jiang, Iris Hui-Ru
Wu, Ming-Hua
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2008
摘要: Interconnect delay and low power are two of the main issues in nano technology. Buffer insertion during routing effectively reduces interconnect delay; power state management and multiple supply voltage significantly lower power consumption. However, buffering without considering power states in multiple supply voltage designs may cause the signal integrity problem. This paper first considers power states into buffered tree construction. Based on a hierarchical approach combined with dynamic programming, we can simultaneously minimize power, satisfy timing constraints and maintain signal integrity.
URI: http://hdl.handle.net/11536/32009
http://dx.doi.org/10.1109/ICCD.2008.4751835
ISBN: 978-1-4244-2657-7
ISSN: 1063-6404
DOI: 10.1109/ICCD.2008.4751835
期刊: 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN
起始頁: 21
結束頁: 26
顯示於類別:會議論文


文件中的檔案:

  1. 000266685600004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。