標題: THE EFFECT OF LAYOUT, SUBSTRATE WELL BIASES, AND TRIGGERING SOURCE LOCATION ON LATCHUP TRIGGERING CURRENTS IN BULK CMOS CIRCUITS
作者: YANG, YH
WU, CY
交大名義發表
電控工程研究所
National Chiao Tung University
Institute of Electrical and Control Engineering
公開日期: 1-Apr-1989
URI: http://hdl.handle.net/11536/4389
ISSN: 0038-1101
期刊: SOLID-STATE ELECTRONICS
Volume: 32
Issue: 4
起始頁: 269
結束頁: 279
Appears in Collections:Articles