標題: | 高速低功率乘-累加器微架構與電路設計 High-Speed and Low-Power Multiplier-Accumulator Micro-Architecture and Circuit Design |
作者: | 林書玄 Shu-Hsuan Lin 黃威 Wei Hwang 電子研究所 |
關鍵字: | 資料路徑;乘累加器;低功率;datapath;multiplier accumulator;low power |
公開日期: | 2004 |
摘要: | 本論文針對處理器資料路徑提出一個在電路階層功率與速度最佳化的方法。利用高效率的乘法演算法,一個高速的乘-累加器微架構在本論文中被實現。根據此一高速的乘-累加器微架構設計,一個基於電晶體層次之高速低功率的乘-累加器也被實現。電晶體尺寸大小、電源電壓、以及臨界電壓作為調整參數,聯合這些參數採用本論文提出功率與速度最佳化的方法,可以使得動態的功率消耗減少原來的一半並使得速度提昇百分之二十。降低漏電流的設計方法於第四章被討論,針對在微架構階層一個資料路徑的功率與速度最佳化方法在第五章被討論。
本論文以TSMC 0.13μm CMOS 技術實現。一個高速低功率 16X16+32 的乘-累加器利用微架構與電路的設計技巧在本論文中被實現,一個乘-累加的運算其最長路徑所需的時間在2奈秒內,動態功率消耗為10毫瓦。 A power-speed optimization technique of circuit level for a datapath of processors is proposed in this thesis. By using efficient multiplication algorithms, a high-speed multiplier-accumulator micro-architecture is designed in this thesis. According to this high-speed micro-architecture design, a low-power transistor level multiplier-accumulator is also implemented. Take the transistor size, the supply voltage, and the threshold voltage as tuning variables which are optimized jointly in terms of power and speed in this thesis which can reduce the dynamic power to one half and can increase the speed to 20%. Design techniques of leakage current suppression are discussed in chapter 4. The micro-architecture optimization methods in terns of power and speed are also examined in chapter 5. All the results are simulated in TSMC 0.13 μm CMOS technology. Making use of micro-architecture and circuit level design techniques, the critical path of a 16X16+32 multiplier-accumulator operation is within 2ns, the dynamic power consumption is below 10 mW. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009111636 http://hdl.handle.net/11536/43979 |
Appears in Collections: | Thesis |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.