完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 蕭佳蕙 | en_US |
dc.contributor.author | Hsiao, Chia-Hui | en_US |
dc.contributor.author | 陳宏明 | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-12T01:37:38Z | - |
dc.date.available | 2014-12-12T01:37:38Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT079711663 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/44364 | - |
dc.description.abstract | 近年來,三維積體電路成為一個重要的趨勢,它帶來的好處有增加電路的效能和減少繞線長度,但是相對的也帶來很嚴重的熱度問題。在這篇論文裡,提出一個三維積體電路的熱相關功能區塊的放置位置演算法,藉由三維切割減少矽穿孔的數量以及藉由三維積體電路的功能區塊的放置位置來最佳化繞線長度與熱度。熱影響被結合在繞線的比例上,因此最小切割布局法可以考慮到熱。另外,我們用了空白空間來散熱。在實驗結果顯示,我們的三維積體電路的熱相關功能區塊的放置位置演算法可以減少29%的最高溫度只需要增加2%的繞線長度做為代價。 | zh_TW |
dc.description.abstract | The 3D IC technologies can improve circuit performance and reduce wirelength. However, its thermal problems have become more serious. In this thesis, we propose a thermal aware 3D IC placement by using 3D partition to reduce the number of through-silicon via and to optimize wirelength and temperature. In our methods, thermal effect is integrated with the placement process by net weighting so that the min-cut in every partition process would reduce temperature. Furthermore, we distribute white space uniformly to dissipate heat. The experimental results show that our thermal aware 3D IC placement algorithm can reduce about 29% max temperature with only 2% increase on wirelength. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 三維積體電路 | zh_TW |
dc.subject | 區塊的放置位置 | zh_TW |
dc.subject | 熱相關功能 | zh_TW |
dc.subject | 空白空間 | zh_TW |
dc.subject | 3D IC | en_US |
dc.subject | Placement | en_US |
dc.subject | Thermal | en_US |
dc.subject | White space | en_US |
dc.title | 三維積體電路的空白空間分散與熱相關功能區塊的放置位置 | zh_TW |
dc.title | White Space Distribution and Thermal-Aware 3D IC Placement | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |