Title: A 0.22nJ/b/iter 0.13 mu m turbo decoder chip using inter-block permutation interleaver
Authors: Wong, Cheng-Chi
Tang, Cheng-Hao
Lai, Ming-Wei
Zheng, Yan-Xiu
Lin, Chien-Ching
Chang, Hsie-Chia
Lee, Chen-Yi
Su, Yu-T.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2007
Abstract: This paper presents a high speed turbo decoder containing 32 MAP decoders with a inter-block permutation interleaver. The proposed butterfly network guarantees contention-free property and promises parallel processing of turbo decoder without performance degradation. In addition, our approach also features a relocated radix-2 x 2 ACS structure to reduce the critical path delay. After manufacturing by 0.13 mu m CMOS process, the test results show the energy efficiency is 0.22nJ/b/iter in the 160Mb/s data rate.
URI: http://hdl.handle.net/11536/6523
ISBN: 978-1-4244-0786-6
Journal: PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE
Begin Page: 273
End Page: 276
Appears in Collections:Conferences Paper