Title: | 應用於CMOS電路測試之內建熱加速自我測試電路 BIST Burn-in Methodology for the CMOS Circuit |
Authors: | 劉坪 Ping Liu 李崇仁 Chung Len Lee 電子研究所 |
Keywords: | 自我測試電路;熱加速;測試;BIST;Burn -in;testing |
Issue Date: | 2005 |
Abstract: | 本論文提出及研究一個內建熱加速自我測試電路的方法,目的在於當SOC測試時找出早期錯誤率。因此,在晶片內自動產生一組輸入樣式可以使功率消耗最大用以測試待測電路,而不需經由傳統的高溫爐測試。本論文首先研究組合電路的測試產生方法並應用此結果於序向電路。
此外,我們推導出用於PLA電路的輸入樣式用以產生最大的切換個數,換言之,產生最大的功率消耗。再則,提出一個DRAM及SRAM 的改良設計方法使它們可以輕易的被用於內建熱加速自我測試的方法。此方法用於一些ISCAS標準電路產生的實驗結果顯示,經由方法產生的輸入樣式可以有效的增加代測電路的功率消耗。此外,提出一個用於SOC的內建自我測試電路的架構。 This thesis proposes and studies a BIST burn-in methodology which is aimed to finding early failure in CMOS SOC testing. It is to, on-chip, apply a set of patterns which maximizes the power dissipation to burn-in test the CUT without resorting to the conventional burn-in furnace testing. The thesis first studies the test generation for the combinational circuit and then apply the result to the sequential circuit. Also, we derive the patterns for the PLA type of circuits to achieve the maximal switching, i.e., the maximal power consumption. Moreover, we propose a modified design for DRAM and SRAM to let them easily be easily applied BIST burn-in testing methodology. Experimental results of applying this approach to some ISCAS benchmark circuits have shown that the patterns generated by this method significantly increase the power dissipation for the circuit to be tested. Furthermore, an architecture for applying the BIST scheme to the SOC is also proposed. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009211696 http://hdl.handle.net/11536/67723 |
Appears in Collections: | Thesis |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.