标题: | 衬层在深次微米金氧半导体积体电路制造的应用与影响 Applications and Effects of liner layers on the Fabrication of beyond sub-micron MOS integrated circuits |
作者: | 蓝锦坤 Jin Kun Lan 朝春光 Chuen Guang Chao 材料科学与工程学系 |
关键字: | 衬层;深次微米;金氧半导体;liner;sub-micron;MOS |
公开日期: | 2002 |
摘要: | 为了改善金氧半导体(MOS)元件的可靠性,在积体电路的制造过程中,在不同的站别常会使用到衬层。衬层可以用来作应力减轻的缓冲层、材料黏着力的改善层或者是扩散阻障层。所使用的衬层材料视制程、元件的需求,包括了金属与介电质材料。 在使用钨栓的制程中,钛金属是最常被用来做金属钨的黏着力改善层。当元件的尺寸缩小到次微米时,栓筛的纵横尺寸比(Aspect Ratio)变大,因此为了要镀好钛金属膜,各种镀膜方式相继被提出,其中最被业界广为接受的有: 准直钛(Collimated-Ti) 和金属电浆离子钛(ion-metal plasma –Ti)。本研究探讨准直钛(Collimated-Ti) 和金属电浆离子钛(ion-metal plasma –Ti)对金属连接(via)阻值的影响。从扫瞄式电子显微镜的影像可知,IMP-Ti膜的晶粒较CO-Ti膜大。实验结果发现IMP-Ti膜和CO-Ti膜的电阻系数会随膜厚度而改变。IMP-Ti膜因晶粒较大,因此,具有较低的反射率和较低的电阻系数。使用IMP-Ti做黏着力改善层的元件,其via阻值比使用Co-Ti做黏着力改善层的元件高出13.6%。从实验结果分析可知,元件via阻值的差异主要是来自使用不同的黏着力改善层。 对使用低介电常数材料当介电层的元件,介电质衬层常被用做阻障或保护层。本研究探讨介电质衬层的厚度对使用低介电常数HSQ当介电层之导线电容的影响。实验结果发现以HSQ当介电层之导线电容比使用一般二氧化矽的导线电容低20-27%,而参杂氟的二氧化矽可降低6-16%的导线电容。就金属间(intraline)的电容而言,介电质衬层的厚度在宽的金属线/窄的金属间距条件下,效应最显着,当金属线的宽度固定时,随着金属间距的增加,介电质衬层的厚度对intraline电容的效应将会减低。较厚的介电质衬层会导致较高的intraline电容。而介电质衬层厚度对金属线间(interline)电容的效应则被介电层厚度之差异所掩盖而变的不明显。介电层厚度之差异对via阻值有很大的影响,因此,对0.18微米以下的制程,介电层化学机械研磨的控制变的很重要,因为它决定着介电层的厚度。 由4-乙烷氧基-甲烷(TEOS)经电浆加强化学气相沉积(PECVD)的二氧化矽,是业界常用来做介电质的材料。当TEOS沉积到元件时,会遭遇三种不同的材质: 氮化钛(TiN),金属铝(Al)和二氧化矽(SiO2)。本研究探讨TiN ,Al和SiO2 三种不同的衬层对TEOS 阶梯覆盖率(step coverage)的影响。实验结果发现沉积初期,TEOS在SiO2 衬层的沉积速度最快; TEOS在TiN衬层有最佳的侧壁step coverage。而因Al衬层表面粗糙,使得TEOS在Al衬层上的step coverage最差。不同的衬层亦会影响TEOS在底部(bottom)的step coverage,但不论使用何种衬层,TEOS 的bottom step coverage 都比sidewall step coverage好。 在0.18微米以下的元件,通常都使用浅沟槽绝缘法(Shallow Trench Isolation, STI)来绝缘MOS。本研究探讨沉积STI 膜时,发生圆形缺陷的机制。并探讨衬层对此圆形缺陷的影响。实验结果发现使用氮氧化矽(oxynitride) /二氧化矽(oxide)的复合衬层,不仅可以消除圆形缺陷,亦可以增加STI绝缘的强度。oxynitride / oxide的复合衬层可以使STI绝缘的强度增加30~375%,亦使STI绝缘的均匀度从大于200% 改善到小于10%。 To improve the reliability of MOS devices, various liner films have been applied to different stages of the integrated circuit manufacturing processes. A liner layer can be used as a stress-release buffer film, a adhesion promoting layer, or a barrier layer to prevent harmful diffusion. The used liners include metallic and dielectric materials depending on the process demands. In the tungsten plug process, titanium liner is a well-known glue layer. When the device size scales down to beyond sub-micron, the aspect ratio for the tungsten plug process increase. To fill the high aspect-ratio plugs, various titanium deposition processes have been presented. Both collimated titanium(CO-Ti) and ion metal plasma titanium (IMP-Ti) are the widely used materials for plug liner layers. The reasons for the different vias resistance between Co-Ti and IMP-Ti processes are explored in this research. The scanning electron microscopy (SEM) images show that the IMP-Ti film has larger grain size than that of CO-Ti film. The resistivity of IMP-Ti and Co-Ti will change with their thickness. We conclude that the lower reflectivity and resistivity of IMP-Ti films are caused by the fact that IMP-Ti has a larger grain size than that of CO-Ti films. The electric measurement of vias resistance shows that the vias using IMP-Ti as the plug liners give 13.6% higher via resistance than those using Co-Ti as the plug liners. From the experimental data, we conclude that the titanium glue layer is the dominant factor for the difference in via resistance. Dielectric liners were often used as the barrier and passivation layer for using low dielectric material as the interlayer level dielectric. The liners' thickness effects on the electrical performance of hydrogen silsesquioxane (HSQ) as the interlayer level dielectric (ILD) has been determined by using two-metal-layered test structures. In comparison with SiO2, HSQ test structures formed with SiO2 cap and liner or with SiO2 cap only, have 20-27% lower intraline capacitance while 6-16% reduction was observed for fluorosilicate glass (FSG) relative to SiO2. The liner thickness effect on the intraline capacitance was most obvious for the wide metal / narrow spacing (0.46 µm/0.23 µm) condition. When the metal width was kept constant, the liner thickness effect on the intraline capacitance was reduced for increasing metal spacing. The thicker liner gave larger intraline capacitance. The liner thickness effect on the interline capacitance was eliminated by the variation of SiO2/HSQ/SiO2 stack thickness after oxide Chemical Mechanical Polishing (CMP). This thickness variation also has a strong impact on landed/unlanded via resistance. Therefore, a good control of oxide CMP on the ILD stack is needed to reduce the thickness variation of the liner/HSQ/cap ILD stack which in turn will enhance process yields in the 0.18 µm devices. Plasma enhanced-chemical vapor deposition (PECVD) tetraethylorthosilicate (TEOS) films are extensively used as the interlayer dielectric films in multilevel interconnection processes. When TEOS oxide films were deposited on metal patterns, three different substrates, titanium nitride (TiN), aluminum (Al) and oxide (SiO2) were encountered. The different liners including TiN, Al and SiO2 are used to examine the dependence of these liners on TEOS step coverage. The deposition rates of TEOS oxide revealed that the SiO2 liner lead to highest TEOS deposition rate during the initial deposition period of 5 sec. The TiN liner exhibited the highest sidewall step coverage of the TEOS oxide. The TEOS oxide sidewall step coverage using Al liner was deteriorated due to Al's granular surface. Additionally, different liners exhibited different coverage of the bottom step. Moreover, the bottom step coverage exceeded the sidewall coverage for all liners. Shallow trench isolation (STI) is extensively used as the isolation method beyond 0.18um generation. This study explored the formation of circular defects in high-density plasma (HDP) STI deposition. Besides this, the liner effects on the circular defects are also studied. Experimental results showed that the oxynitride / oxide composite liner eliminated the circular defects. Additionally, the oxynitride / oxide composite liner also improved the breakdown strength of the STI oxide. The breakdown strength of the STI oxide increases respectively 375%, 30% in the wafer center and edge. The uniformity of the STI breakdown strength was reduced from >200% to less than 10% using the composite liner. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT910159062 http://hdl.handle.net/11536/69933 |
显示于类别: | Thesis |