标题: | 以Balsa实作之非同步JPEG解码器 An Asynchronous JPEG Decoder Designed with Balsa |
作者: | 郑宇顺 Yu-Shun Cheng 陈昌居 Chan-Jiu Chen 资讯科学与工程研究所 |
关键字: | 非同步;解码器;管线;Asynchronous;JPEG;Decoder;Pipeline |
公开日期: | 2006 |
摘要: | 非同步电路近几年来越来越受重视,因为省电节能的需求日益提升, 不仅是受限于有限的电池寿命,也由于全球暖化的忧虑.然而,非同步电路本身不容易设计和验证.藉着Balsa这设计工具的帮忙,人们可以更快速的把非同步的想法实践. JPEG解码器是这次实作的对象,因为它被时间所考验而且复杂度也不会太差而可以显示这样一个设计流程的实际性.另外也加入了一个管线架构来提升最耗时间的IDCT运算.又,四相捆包资料被采用为输出电路的通讯协定用避免双轨版本造成多余的面积浪费. Asynchronous circuits have been more and more popular these days, since there is an increasingly dire need for more efficient use of energy, resulted from not only limited battery life but also concerns for global warming. However, asynchronous circuits have a nature that renders them difficult to design and verify. With the invention of Balsa programming environment, people can forge their “asynchronous” ideas into reality more easily by the help of its synthesis and simulation tools. A JPEG decoder was chosen as the object of implementation because it was tested by time, as well as sophisticated enough to show the viability of this design flow or methodology. A pipeline structure was also added to hasten computation of the most time-consuming part, the IDCT. Furthermore, the 4-phase bundled data approach was taken in this example to facilitate development and avoid excess area cost generated otherwise by a dual-rail version. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009317563 http://hdl.handle.net/11536/78774 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.