标题: | 考虑可变省电工作模式之绕线研究 On Power-State-Aware Routing and Buffer Insertion |
作者: | 吴敏华 Ming-Hua Wu 江蕙如 Iris Hui-Ru Jiang 电子研究所 |
关键字: | 省电工作模式;信号正确性;缓冲器;绕线;power state;signal integrity;buffer insertion;routing |
公开日期: | 2006 |
摘要: | 进入奈米世代,导线延迟和低功耗皆是重要课题。绕线时安插缓冲器可以改善导线延迟;而可调整的省电工作模式和多重供电电压皆是省电效果极佳的技术。然而,如果没有将省电工作模式间的切换纳入考量,不当安插缓冲器可能会丧失信号的完整性。本篇论文是文献中首篇考虑省电工作模式的绕线研究,此议题是目前工业界实际面临且迫切需要的。藉由阶层化的动态规划演算法,同时达成最佳化功率消耗的目地、满足信号传递时间的要求、并且维持信号的完整性。实验数据说明本篇论文所提出之演算法不仅效果优异,且相较于前人,也大幅缩短所需的执行时间。 Interconnect delay and low power are two of the main issues in nanotechnology. Buffer insertion during routing can reduce interconnect delay; power state management and multiple supply voltage can lower power consumption. However, buffering without considering power states may cause the signal integrity problem. In this thesis, we first consider power states into routing and buffer insertion. Based on a hierarchical approach combined with dynamic programming, we can simultaneously minimize power, satisfy timing constraints and maintain signal integrity. Compared with previous works, the experimental results show this method is promising. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009411627 http://hdl.handle.net/11536/80539 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.