完整後設資料紀錄
DC 欄位語言
dc.contributor.author蔡嘉明en_US
dc.contributor.authorTsai Chia-Mingen_US
dc.date.accessioned2014-12-13T10:42:12Z-
dc.date.available2014-12-13T10:42:12Z-
dc.date.issued2011en_US
dc.identifier.govdocNSC100-2221-E009-094zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/99022-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=2332736&docId=366471en_US
dc.description.abstract本計畫將針對10Gb/s 銅線通訊系統應用,以標準CMOS 製程技術開發其接收
端之自適性等化器。傳統之頻域分析與設計方式,因其功率偵測器之轉換增益過低,
故其等化器之工作狀態極易受製程、電壓、溫度等變異之影響。然而訊號之速度偵
測本質上亦可運用如斜率偵測、過激偵測、相位偵測等時域技術來取代。有鑑於此,
本計畫將發展新的時域分析方法,以開發高效能之斜率偵測器、過激偵測器、相位
偵測器等設計技術,並發展可以快速鎖定之低功耗架構,以期實現具高可靠度、低
功耗、以及快速鎖定性能之最佳化設計。
zh_TW
dc.description.abstractThe goal of this project is to develop the adaptive equalizer in the receiver front-end for
10Gb/s cable communication applications using standard CMOS technology. Conventional
frequency-domain approaches are used to build adaptive equalizers. However, the resulting
small conversion gain of the power detector makes the operation of the adaptive equalizer
quite sensitive to those undesired PVT variations. Based on time-domain analysis, the speed
detection can be realized by using slope detection, overshot detection and phase detection. In
this project, one of our targets is to develop time-domain design concepts to build effective
slope detector, overshoot detector and phase detector. The second target is to develop possible
design topology for fast locking and low power consumption. Combined with those
techniques mentioned above, a reliable low-power fast-locking adaptive equalizer can be
achieved by the end of this project
en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject接收器zh_TW
dc.subject等化器zh_TW
dc.subject可變增益放大器zh_TW
dc.subject斜率偵測器zh_TW
dc.subject過激偵測器zh_TW
dc.subject相位偵測器zh_TW
dc.subjectreceiveren_US
dc.subjectequalizeren_US
dc.subjectvariable-gain amplifieren_US
dc.subjectslope detectoren_US
dc.subjectovershoot detectoren_US
dc.subjectphase detectoren_US
dc.title運用時域方法之10G/s 可適性纜線等化器設計(I)zh_TW
dc.title10gb/S Adaptive Cable Equalizer Using Time-Domain Approachesen_US
dc.typePlanen_US
dc.contributor.department國立交通大學電子工程學系及電子研究所zh_TW
顯示於類別:研究計畫