瀏覽 的方式: 作者 Hsieh, E. R.

跳到: 0-9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
或是輸入前幾個字:  
顯示 1 到 20 筆資料,總共 41 筆  下一頁 >
公開日期標題作者
2008The ballistic transport and reliability of the SOI and strained-SOI nMOSFETs with 65nm node and beyond technologyHsieh, E. R.; Chang, Derrick W.; Chung, S. S.; Lin, Y. H.; Tsai, C. H.; Tsai, C. T.; Ma, G. H.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2014A Circuit Level Variability Prediction of Basic Logic Gates in Advanced Trigate CMOS TechnologyHsieh, E. R.; Hung, C. M.; Wang, T. Y.; Chung, Steve S.; Huang, R. M.; Tsai, C. T.; Yew, T. R.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2014A Comprehensive Transport Model for High Performance HEMTs Considering the Parasitic Resistance and Capacitance EffectsHung, C. M.; Li, K. C.; Hsieh, E. R.; Wang, C. T.; Kou, C. I.; Chang, Edward Y.; Chung, Steve S.; 材料科學與工程學系; 電子工程學系及電子研究所; Department of Materials Science and Engineering; Department of Electronics Engineering and Institute of Electronics
1-一月-2019The Demonstration of Gate Dielectric -fuse 4kb OTP Memory Feasible for Embedded Applications in High -k Metal-gate CMOS Generations and BeyondHsieh, E. R.; Chang, C. W.; Chuang, C. C.; Chen, H. W.; Chung, Steve S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2015The Demonstration of Low-cost and Logic Process Fully-Compatible OTP Memory on Advanced HKMG CMOS with a Newly found Dielectric Fuse BreakdownHsieh, E. R.; Huang, Z. H.; Chung, Steve S.; Ke, J. C.; Yang, C. W.; Tsai, C. T.; Yew, T. R.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2015Design of Complementary Tilt-gate TFETs with SiGe/Si and III-V Integrations Feasible for Ultra-low-power ApplicationsHsieh, E. R.; Lin, Y. S.; Zhao, Y. B.; Liu, C. H.; Chien, C. H.; Chung, Steve S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2009Design of High-Performance and Highly Reliable nMOSFETs with Embedded Si:C S/D Extension Stressor(Si:C S/D-E)Chung, Steve S.; Hsieh, E. R.; Liu, P. W.; Chiang, W. T.; Tsai, S. H.; Tsai, T. L.; Huang, R. M.; Tsai, C. H.; Teng, W. Y.; Li, C. I.; Kuo, T. F.; Wang, Y. R.; Yang, C. L.; Tsai, C. T.; Ma, G. H.; Chien, S. C.; Sun, S. W.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2019Embedded PUF on 14nm HKMG FinFET Platform: A Novel 2-bit-per-cell OTP-based Memory Feasible for IoT Secuirty Solution in 5G EraHsieh, E. R.; Wang, H. W.; Liu, C. H.; Chung, Steve S.; Chen, T. P.; Huang, S. A.; Chen, T. J.; Cheng, Osbert; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2018An Energy Efficient FinFET-based Field Programmable Synapse Array (FPSA) Feasible for One-shot Learning on EDGE AIKuo, J. L.; Chen, H. W.; Hsieh, E. R.; Chung, Steve S.; Chen, T. P.; Huang, S. A.; Chen, T. J.; Cheng, Osbert; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2014The Experimental Demonstration of the BTI-Induced Breakdown Path in 28nm High-k Metal Gate Technology CMOS DevicesHsieh, E. R.; Lu, P. Y.; Chung, Steve S.; Chang, K. Y.; Liu, C. H.; Ke, J. C.; Yang, C. W.; Tsai, C. T.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2016Experimental Techniques on the Understanding of the Charge Loss in a SONOS Nitride-storage Nonvolatile MemoryHsieh, E. R.; Wang, H. T.; Chung, Steve S.; Chang, Wayne; Wang, S. D.; Chen, C. H.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2013Gate Current Variation: A New Theory and Practice on Investigating the Off-State Leakage of Trigate MOSFETs and the Power Dissipation of SRAMHsieh, E. R.; Lin, S. T.; Chung, Steve S.; Huang, R. M.; Tsai, C. T.; Jung, L. T.; 電機工程學系; Department of Electrical and Computer Engineering
1-一月-2017Geometric Variation: A Novel Approach to Examine the Surface Roughness and the Line Roughness Effects in Trigate FinFETsHsieh, E. R.; Fan, Y. C.; Liu, C. H.; Chung, Steve S.; Huang, R. M.; Tsai, C. T.; Yew, T. R.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2017The Guideline on Designing Face-tunneling FET for Large-scale-device Applications in IoTHsieh, E. R.; Lee, J. W.; Lee, M. H.; Chung, Steve S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2019High-Density Multiple Bits-per-Cell 1T4R RRAM Array with Gradual SET/RESET and its Effectiveness for Deep LearningHsieh, E. R.; Giordano, M.; Hodson, B.; Levy, A.; Osekowsky, S. K.; Radway, R. M.; Shih, Y. C.; Wan, W.; Wu, T. F.; Zheng, X.; Nelson, M.; Le, B. Q.; Wong, H. -S. P.; Mitra, S.; Wong, S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2016An Innovative 1T1R Dipole Dynamic Random Access Memory (DiRAM) featuring High Speed, Ultra-low power, and Low Voltage OperationHsieh, E. R.; Chuang, C. H.; Chung, Steve S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
1-一月-2017The Issues on the Power Consumption of Trigate FinFET: The Design and Manufacturing GuidelinesChung, Steve S.; Hsieh, E. R.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
26-十一月-2012The mechanisms of random trap fluctuation in metal oxide semiconductor field effect transistorsHsieh, E. R.; Chung, Steve S.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2008More Strain and Less Stress- The Guideline for Developing High-End Strained CMOS Technologies with Acceptable ReliabilityChung, Steve S.; Hsieh, E. R.; Huang, D. C.; Lai, C. S.; Tsai, C. H.; Liu, P. W.; Lin, Y. H.; Tsai, C. T.; Ma, G. H.; Chien, S. C.; Sun, S. W.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics
2009A New and Simple Experimental Approach to Characterizing the Carrier Transport and Reliability of Strained CMOS Devices in the Quasi-Ballistic RegimeHsieh, E. R.; Chung, Steve S.; Liu, P. W.; Chiang, W. T.; Tsai, C. H.; Teng, W. Y.; Li, C. I.; Kuo, T. F.; Wang, Y. R.; Yang, C. L.; Tsai, C. T.; Ma, G. H.; 電子工程學系及電子研究所; Department of Electronics Engineering and Institute of Electronics