标题: 具有多层P/N 3D结构通道 之高度微缩60奈米短通道无接面场效电晶体
Highly 3D Scalable 60-nm Short-Channel Junctionless FETs with Multi-P/N Structured Channels
作者: 施宜嘉
张俊彦
Shih, Yi-Jia
Chang, Chun-Yen
电子研究所
关键字: 无接面通道场效电晶体;junctionless FET
公开日期: 2016
摘要: 此论文延续本实验室团队开发之混合式P/N通道无接面电晶体,以此结构为基准,再往上增加一层混合式P/N通道,成为多层混合式P/N通道无接面场效型电晶体,混合式P/N通道中的N型基板提供了P/N接面的空乏区,等效通道厚度变薄,通道的物理厚度可以增加,降低通道制程之困难度,提升元件导通电流,并藉由多层空乏区增进闸极控制能力提升元件电性。
论文中比较混合式P/N与多层混合式P/N通道结构多晶矽无接面场效电晶体。多层混合式P/N通道的新颖结构展现了极佳的电特性,举例来说:超陡峭之次临界摆幅(subthreshold swing, SS)值为 77 mV/dec、极低的汲极引致能障下降(drain-induced barrier lowering, DIBL)值为3.58 mV/V、较高的开关电流比(Ion/Ioff ratio >108)。当两种通道结构皆微缩成短通道的电晶体,多层混合式P/N通道皆较混合式P/N通道有较轻微的短通道效应,不论是汲极偏压在线性区与饱和区下的电性结果,都具有一致的趋势。
在温度改变的情况下,多层混合式P/N通道结构相对于单层混合式P/N通道结构在临界电压,导通电流(On state current, I¬on),漏电流(Off state current, Ioff),次临界摆幅等电性参数对温度的变化皆较稳定,当电晶体操作在摄氏125度的情况下,其电导(trans-conductance, gm)值亦不易随着闸极电压增加而减少,再次验证多层混合式P/N通道结构的优越特性,因此多层的混合式P/N通道结构之多晶矽无接面场效电晶体在低功率消耗、系统级晶圆及系统级封装之应用有极佳的潜在优势。
多层混合式P/N通道无接面场效型电晶体如此良好的电性与简易的制程,未来在三维堆叠积体电路应用上有极高的发展希望。
In this dissertation, we introduce a multi-hybrid P/N junctionless field effect transistor (FET) which comes from a hybrid P/N channel proposed by our laboratory previously. The hybrid P/N channel is composed of a P+ channel and an N+ silicon layer. The depletion layer between P+ channel and N+ substrate may reduce the effective thickness of the P type channel.[1, 2] This idea may not only overcome the constraint of the channel thickness on a junctionless device, but also improve the on state current of the junctionless device.[1] Furthermore, the performance of the device was promoted by the multi-layer stacking.[3]
The multi-hybrid P/N junctionless field effect transistor was demonstrated with a polycrystalline silicon technology. The fabricated devices show excellent electrical characteristics in terms of steep subthreshold swing (SS = 77 mV/dec), negligible drain-induced barrier lowering (DIBL = 3.58mV/V), high on-off current ratio (Ion/Ioff > 108). If we compare with hybrid P/N and multi-hybrid P/N junctionless device, we find that the performance of multi-hybrid P/N junctionless device is better than hybrid P/N junctionless device. When the two channel structure is fabricated as short channel devices, the multi-hybrid P/N junctionless device has less influence of short channel effects (SCEs) than hybrid P/N junctionless device. No matter the drain voltage is bias at linear region or saturation region, it keeps the same trend that the multi-hybrid P/N junctionless devices have excellent performance.
In temperature dependence measurement, the multi-hybrid P/N junctionless device shows the better stability of the temperature variation. The trans-conductance of multi-hybrid P/N junction device degenerates slowly under high gate overdrive even when it is operated at high temperature as 125 degree Celsius. Those results reconfirmed the trend that the performance of multi-hybrid P/N junctionless device is better than hybrid P/N junctionless device. The feature makes the scheme potential for low power circuits, System-on-Chip (SoC) and power management system applications.[3]
The good characteristics of multi-hybrid P/N junctionless device enable this approach promising for three dimensional stacked integrated circuits applications in the near future
URI: http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070350169
http://hdl.handle.net/11536/139331
显示于类别:Thesis