標題: | Variation Tolerant CLSAs for Nanoscale Bulk-CMOS and FinFET SRAM |
作者: | Tsai, Ming-Fu Tsai, Jen-Huan Fan, Ming-Long Su, Pin Chuang, Ching-Te 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Current-Latch-Based Sense Amplifier;Yield;Offset;SRAM;FinFET |
公開日期: | 2012 |
摘要: | In this paper, we propose three Current-Latch-based Sense Amplifiers (CLSA) configurations for nanoscale Bulk-CMOS SRAM and several CLSAs using FinFET devices with independently-controlled-gate. Extensive simulations suggest the proposed structures are robust against random offset errors. The proposed CLSA structures feature significant offset suppression capabilities with sigma(offset) reduction up to 74% (76%) in 40nm Bulk-CMOS (25nm FinFET-SOI) technology compared with the conventional CLSA. Meanwhile, up to 27% (52%) shorter sensing delay, 71% (77%) shorter Time-To-Sense and 73% (76%) lower bit-line power consumption are achieved in 40nm Bulk-CMOS (25nm FinFET-SOI). Finally, the proposed CLSA structures significantly enhance the sensing yield and affordable number of cells per bit-line, thus improving the array efficiency hence overall area and performance/power as well. |
URI: | http://hdl.handle.net/11536/21529 |
ISBN: | 978-1-4577-1728-4 |
期刊: | 2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS) |
起始頁: | 471 |
結束頁: | 474 |
Appears in Collections: | Conferences Paper |