標題: TRANSIENT ANALYSIS OF SUBMICRON CMOS LATCHUP WITH A PHYSICAL CRITERION
作者: KER, MD
WU, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Feb-1994
摘要: A new physical criterion and an analytical timing model for transient latchup in a p-n-p-n structure are developed and verified. In the new physical transient latchup criterion, two new parameters called the large-signal transient current gains of the parasitic vertical and lateral BJTs in the p-n-p-n structure are defined. If their product rather than the forward beta-gain product becomes larger than unity right after triggering and remains larger than unity, the latchup occurs. With the piecewise-linearized device currents of the parasitic BJTs and the averaged junction depletion and diffusion capacitances in the p-n-p-n structure, the large-signal transient current gains are derived as functions of time and device parameters. Moreover, the dynamic behaviors and the associated timing of transient latchup can also be fully characterized. Model calculation results using the developed criterion and timing model agree very well with both SPICE simulation and experimental results. Thus the developed criterion and timing model can be applied to transient latchup analysis and prediction in CMOS ICs.
URI: http://dx.doi.org/10.1016/0038-1101(94)90078-7
http://hdl.handle.net/11536/2649
ISSN: 0038-1101
DOI: 10.1016/0038-1101(94)90078-7
期刊: SOLID-STATE ELECTRONICS
Volume: 37
Issue: 2
起始頁: 255
結束頁: 273
Appears in Collections:Articles