标题: 超大型积体电路用之复晶矽侧壁之研究
Study of Poly-Si Spacer for VLSI Circuits
作者: 陈志杰
Jue Jye Chen
郑晃忠
Huang Chung Cheng
电子研究所
关键字: 低压化学气相沉积; 氮化矽; 复晶矽; 侧壁; 微量植入汲极; 加强蚀刻; 载子;LPCVD; Si3N4; Poly-Si; spacer; LDD;O/E(over etching) time; Hot carrier
公开日期: 1992
摘要: 本论文针对不同的改良式之TEOS及Poly-Si侧壁的电性与可靠性做了有系
统的研究.首先,各种不同的侧壁材料包括TEOS ,LP Si3N4 , PE oxide
,BPSG 及Poly-Si.实验结果显示Poly-Si具有较高的介电常数 (K=11.9).
故展现了相当好的热载子效应免疫力o其次,针对TEOS及Poly-Si侧壁的加
强蚀刻做研究,此乃本实验精神之所在o利用活性离子,如砷及硼对各种不
同的Poly-Si及TEOS厚度之穿透能力来评估取代LDD的可能性o当Poly-Si的
加强蚀刻之时间为50秒及 60秒,可达到LDD N-MOS的热载子效应之免疫力o
唯其加强蚀刻时间较久 ,且硼离子由于原子量小及随着后续的高温(950
C)离子植入,造成了 P-MOS变成了空乏型的o
At first ,different materials, including low pressure chemical
vapor deposition (LPCVD) TEOS ,LP Si3N4 , plasma enhanced CVD
(PECVD) oxide ,LPCVD borophosphosilicate glass (BPSG) and LPCVD
Poly-Si ,have been systematically fabricated and the spacers
for the VLSI circuits.The electrical properties shows that the
Poly-Si is the best one of all the these spacers due to its
highest dielectric constant ,K=11.9 , This result is consistent
with the literatures.Although Si3N4 has the higher dielectric
constant ,it encounters the stress problems so that it is not
suitable for the practical application. BPSG and PE oxide are
also excluded due to their impurity contents. Hence the
remained two candidates ,TEOS and Poly-Si ,are further
appraised in the second section of this study. The purpose of
the second section is focused on the TEOS and Poly-Si spacers.
By using TEOS and Poly-Si as the spacers with different over
etching (O/E) times ,lightly doped drain (LDD) structures can
be fabricated via the direct implantation of arsenic and boron
ions through these spacers. Then ,this simplified LDD
technology is evaluated to subsitute the conventional LDD
process. Fortunely ,Poly-Si spacers with the O/E times of 50
sec and 60 sec can meet the requirement of hot carrier immunity
comparable to that of the conventional N-MOS LDD devices.
However ,too long O/E time of the Poly-Si spacers results in
the deep penetration of the boron and cause the sub-micron P-
MOS punch through after the high-temperature annealing at 950
C. Consequently ,the sub-micron PMOS with this Poly-Si spacer
will exhibit the normal-on characterics.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT810430061
http://hdl.handle.net/11536/56923
显示于类别:Thesis