标题: | 低功率三态内容可定址式记忆体阵列与电路设计 Low Power Ternary Content Addressable Memory Array and Circuit Design |
作者: | 刘文彦 Wen-Yen Liu 黄威 Wei Hwang 电子研究所 |
关键字: | 低功率;记忆体;low power;TCAM;memory;power gating |
公开日期: | 2006 |
摘要: | 本论文利用多模式资料保存电源阻断技术与超级阻断电源阻断技术的低功率技术,提出了一个新颖的高速低功率抗杂讯的三元内容可定址记忆体。利用这两项低功率技术,记忆体阵列之漏电流将惨遭大幅削减。在搜寻模式下同时应用超级阻断电源阻断技术可同时明显地降低搜寻功率。利用柏克莱预测模型,在65nm下,一个高速低功率256行×144位元之三态内容可定址式记忆体亦被提出,它可以达到超过50%的漏电流削减,以及9%的搜寻功率削减,并达到0.047 fJ/bit/search的能源表现以及0.23ns之搜寻时间。利用TSMC 0.13μm CMOS 技术来实现电路设计与布局,显示出所提出的架构对原本的记忆体阵列增加了19%的面积。 A new high speed, low-power and noise-tolerant ternary content-addressable memories (TCAMs) using multi-mode data retention power gating technique and super cut-off power-gating technique are proposed in this thesis. These two techniques significantly reduce cell leakage current by taking the advantage of input don’t care patterns of IPv6 addressing lookup application. Furthermore, search power is also reduced by applying super cut-off power gating technique under search operation. butterfly match-line scheme reduces switching activity also. A 256-word x 144-bit low-power ternary CAM is also proposed. Based on 65nm Berkeley Predictive Technology Model, simulation results shows that 0.23ns search time and 0.047fJ/bit/search energy metric is achieved. Layout is implemented in TSMC 0.13μm CMOS technology, which indicates a 19% area overhead. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009411649 http://hdl.handle.net/11536/80561 |
显示于类别: | Thesis |
文件中的档案:
-
164901.pdf
-
164902.pdf
-
164903.pdf
-
164904.pdf
-
164905.pdf
-
164906.pdf
-
164907.pdf
-
164908.pdf
-
164909.pdf
-
164910.pdf
-
164911.pdf
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.